# UML State Machines

HUSZERL Gábor huszerl@mit.bme.hu









Critical Systems Research Group

# **UML Diagram Types**



#### State Based Modelling

#### State

- Distinguishable from each other
- Different behaviour in different states
- Always exactly one active state at a time

# service Idle in(card) Service Out of Service done Active

#### Reactive systems

- Event-driven: reacting to external events
- Reaction depends on the event itself and on the history of the system
- -{Waiting for events Processing an event} loop

# Background of State Machines

"Finite State Machine (FSM): mathematical abstraction composed of a finite number of states and transitions between those states."



Long-standing, multipurpose description technique:

- Hardware elements ( → Digital Technique)
- -Operation of programs ( $\rightarrow$  Programming 1,2,3)
- Protocols ( → Communication Networks)
- Grammars ( → Languages and Automata, MSc)
- Formal verification (→ Formal Methods, MSc)
- In common: states and transitions

| Current<br>State | Output |   | State          |                |
|------------------|--------|---|----------------|----------------|
|                  | Input  |   | Input          |                |
|                  | 0      | 1 | 0              | 1              |
| $S_0$            | 3      | 2 | S <sub>2</sub> | S <sub>1</sub> |
| S <sub>1</sub>   | 3      | 2 | S <sub>2</sub> | S <sub>2</sub> |
| S                | 2      | 3 | 9              | S              |

 $S_0$ 

Source: SWEBOK



1, 2

0, 3

 $S_2$ 

# Behaviour Defined by the State Machine



- Set of states:
  - s1, s2
- Set of events:
  - e, f
- Set of output actions:
  - x, y

- Behaviour := set of possible traces
  - trace: series of (input, output) steps
- Example: traces of the state machine on the left

```
- (e, x)
- (e, x), (f, y)
- (e, x), (f, y), (f, y)
- (e, x), (e, y), (e, x)
```

What happens if in state s1 an event f occurs?



# How They Can Be Used in Software Systems?

- High-level descriptions of behaviours
  - Description of the whole system or its main components
  - From outside visible behaviour (protocol)
  - Often abstract events and actions

- Low-level descriptions of behaviours
  - Specification of a complex class
  - Describing the main behaviour (classifierBehavior)
  - Events: Reception of a Signal, invocation of an Operation





State, Transition



#### State and Transition



#### State

- (Implicit) invariant holds in it

#### Pseudo state

- Transient states (see later)
- E.g. initial state

#### Transition

- Between source and target nodes
- Source and target can be the same
- -trigger [guard] / effect

#### Refinement of States

- Simple state
  - Has no substates
- Composite state
  - Has at least one region (=container for nodes and transitions)
  - OR-type (hierarchic) refinement
    - Has 1 region, in it always exactly 1 state is active
  - AND- type (parallel) refinement
    - Has multiple orthogonal regions, in each of them always exactly 1 state is active
- Submachine refinement
  - Embedding a whole state machine







**OR-refinement** 





**AND-refinement** 





**AND-refinement** 





**AND-refinement** 





**AND-refinement** 

**OR-refinement** 



# States Configuration

• In composite states: active state configurations (instead of active states)

#### Valid configuration:

- Top-level state machine has always exactly one active state
- In each active OR-refined state: always exactly one active (sub)state
- In each active AND-refined state: always exactly one active (sub)state in each region



# Valid State Configuration (Example 1)

**OR-refinement** 



{Off, Standby}

**AND-refinement** 



# Valid State Configuration (Example 2)

**OR-refinement** 



{On, SoundOn, Show, Clock}

**AND-refinement** 



# Entering a Region

#### Default activation

- Implicit entering: the target of the transition is the containing state
- The (contained) initial substate will be entered
- Have a initial state in each region!

#### Explicit activation

- The target of the transition is a substate
- The active state is directly specified
- Think twice before using it!







# Entering a Region (2)

#### History

- Remembers, from which substate it was left the last time
- The system can return to that (continue)

#### - Kinds:

- Shallow (H): remembers the first level only
- Deep (H\*): remembers the whole hierarchy of states
- Transition from the History (optional):
   default, if there was no "last time", no previous active state



#### Defining Behaviours Inside the States

- entry behavior
  - when entering the state (from outside)
- exit behavior
  - when leaving the state
- doActivity behavior
  - starts after entering the state
  - Runs until it finishes or until the state is left
  - Parallel to everything else
  - CAUTION: complicated semantics!



#### **EXERCISE:** Coffee Machine



# Further Elements (not further specified here)

- Completion transition:
  - implicit trigger: Completion event (activity in source state is finished)
- Deferred events: event is "put off" for later
- Transition kinds: external / local / internal
- Compound transition: "chain" of transitions
- Final state: given region finishes
- Further pseudo states:
  - -fork and join, choice and junction
  - entryPoint and exitPoint
  - -terminate





Run-to-completion (RTC)



#### The Execution of State Machines

- Asynchronously arriving event occurrences
  - Added to the Event pool
  - Processing not necessarily FIFO

- Cyclical operation of the execution:
  - Stable state configuration: waiting
  - Event processing step:
    - Dispatch: selection from pool, processing
    - "run-to-completion" (RTC): processing only one event at a time, it cannot take another event before it was completed
    - Reaching a new stable state configuration



Instance (slot: values)



# **Event Processing (1)**

- 1. Selecting an event occurance
- 2. Collecting the enabled transitions
  - Each source of it is active AND it is triggered by the selected event AND its guard condition evaluates to true
- 3. Depending on the number of enabled transitions:
  - If 0: event is dropped, the RTC is completed
  - If 1: that transition is fired (executed)
  - If > 1:
    - Identifying the conflicting transitions, resolving, choosing from them
      - Conflict: the intersection of the sets of states they would exit is not empty
    - The ones in different orthogonal regions may fire in the same step



# Event Processing (2)

#### 4. Conflict resolution: based on priorities

- Transition originating from a substate has a higher priority than one originating from its superstate
- It is a partial solution only, it does not resolve all conflicts

#### 5. Selecting the transitions to be fired

- Conflict-free sets with no higher priority transitions left out
- If there are several such sets, then non-deterministic choice

#### 6. Executing firing

- Exiting the source states, executing the exit behaviours (from inside out)
- Executing the effects of the transition
- Entering the target states, executing the entry behaviours (from outside in)



# Enabling, Priority, Selection (Example)



- Each t\* transition is triggered by event e
- State configuration:
  - -{s1, s111, s122}
- e event dispatch
- Enabled transitions:
  - t1, t2, t3, t4
- Conflicting one:
  - {t1, t2}; {t1, t4}; {t2, t4}; {t3,t4}
- Not in conflict:
  - $-\{t1, t3\}, \{t2, t3\}$

# Enabling, Priority, Selection (Example)



- Priorities:
  - -t1 > t4, t2 > t4, t3 > t4
- Fireable sets:
  - $-\{t1, t3\}$
  - $-\{t2, t3\}$
- One of them will be chosen

# Execution of Firing (Example)



- State configuration:
  - $-\{S, S1, S11\}$
- Event: sig

- Elements of the execution of firing:
  - -xS11, t1, xS1, t2, eT1, eT11, t3, eT111



Advices to state machines



land

-/-

-/-

-/-

Landed/

shut down engine

#### How to Model with State Machines?

- Collect the input events and output actions
- Start with simple states
  - What are the different operational modes?
- Refine gradually (OR- or AND-refinement)
  - Have an initial state in each region
  - Move the common behaviour to the containing superstate
- Extend the transitions
  - Add effects and other behaviours
  - Resolve the initial non-determinisms, if possible
  - Completeness: are there any state+event pairs without specified behaviour?



# Completeness and Unambiguity

There is no nonspecified behaviour

#### Completeness

- For each <state configuration, guard evaluation, event> triplet ...
- there is at least 1 behaviour defined

#### Unambiguity

- For each <state configuration, guard evaluation, event> triplet ...
- there is at most 1 behaviour defined

There is no non-deterministic behaviour



# Specifying by State Table



In case of simple states, it helps checking completeness and unambiguity

Cells: Next State / Action



# Implementing State Machines

```
public class SomeThing {
  int s = 0;

public void process(E e) {
    if (s==0) {
        if (e == E.N) s = 1;
    } else if (s==1) {
        if (e == E.S) s = 2;
        else if (e == E.M) s = 3;
    } else if (s==2) {
        if (e == E.I) s = 0;
        else if (e == E.F) s = 4;
    } else if (s==3) {
        if (e == E.I) s = 0;
    }
}
```

#### Implementing State Machines

- Patterns depending on the target programming language
  - Embedded code: no hierarchy, simple control, limited storage capacity
  - High-level languages: even on OO basis
- Typical patterns:
  - Mapping a simple state machine to an embedded switch
  - State table: two-dimensional array (states x events)
  - "State" design pattern
- It may be worth generating the code!



# Example: Nested Switch Patterns



Source: Pintér Gergely. *Model based program synthesis and runtime error detection for dependable embedded systems.* PhD thesis, 2007.

```
1 void
2 nested_switch_implementation(const char* input) {
       const char *input_ptr;
       state_t state = S_CODE;
      for (input_ptr = input; *input_ptr != '\0'; input_ptr += 1) {
           trigger_t trigger = translate_trigger(*input_ptr);
           switch (state) {
10
11
           case S_CODE:
               switch (trigger) {
                                    /* Output the character. */
               case T_STAR:
               case T_CHAR:
14
                   printf("%c", *input_ptr);
15
                   break:
16
17
               case T_SLASH:
                                    /* Transition to state 'SLASH'. */
                   state = S_SLASH;
19
                   break:
20
21
22
               break:
23
           case S_SLASH:
24
               switch (trigger) {
25
                                    /* Transition to state 'COMMENT'. */
26
               case T_STAR:
                   state = S_COMMENT;
                   break
28
29
                                    /* Output a slash character. */
30
               case T_SLASH:
31
                   printf("/");
                   break:
32
33
                                    /* Output and transition to state 'CODE'. */
               case T_CHAR:
                   printf("/%c", *input_ptr);
35
                   state = S_CODE;
36
                   break;
38
               break;
40 [...]
```

Listing B.2: Implementation by the Nested Switch Pattern



# Example: State Table Patterns



Source: Pintér Gergely. *Model based program* synthesis and runtime error detection for dependable embedded systems. PhD thesis, 2007.

```
1 /** Pointer to activity function type. */
2 typedef void (*activity_t)(const char input_char);
4 /** Type of a cell in a state table. */
5 typedef struct {
                                  /* The next state to be stepped to. */
      state_t next_state;
                                   /* The activity to be preformed. */
      activity_t activity;
8 } cell_t;
10 void
11 state_table_implementation(const char* input) {
13
      const char *input_ptr;
      state_t state = S_CODE;
14
15
      const cell_t table[NUM_STATE][NUM_TRIGGER] = {
          /* State 'CODE' (triggers: star, slash, char) */
17
          {{S_CODE, act_out_chr}, {S_SLASH, NULL}, {S_CODE, act_out_chr}},
          /* State 'SLASH' (triggers: star, slash, char) */
          {{S_COMMENT, NULL}, {S_SLASH, act_out_slash}, {S_CODE, act_out_slash_chr}},
          /* State 'COMMENT' (triggers: star, slash, char) */
21
          {{S_STAR, NULL}, {S_COMMENT, NULL}, {S_COMMENT, NULL}},
22
          /* State 'STAR' (triggers: star, slash, char) */
          {{S_STAR, NULL}, {S_CODE, NULL}, {S_COMMENT, NULL}}
24
      };
25
26
      for (input_ptr = input; *input_ptr != '\0'; input_ptr += 1) {
27
          const cell_t *cell;
28
          trigger_t trigger = translate_trigger(*input_ptr);
29
          cell = &(table[state][trigger]);
31
          if (NULL != cell -> activity)
              (cell -> activity)(*input_ptr);
33
34
35
          state = cell -> next_state;
37 }
```

Listing B.3: Implementation by the State Table Pattern





#### Summary

#### **Background of State Machines**

"Finite State Machine (FSM): mathematical abstraction composed of a finite number of states and transitions between those states."



- Hardware elements ( → Digital Technique)
- Operation of programs (→ Programming 1,2,3)
- Protocols ( → Communication Networks)
- Grammars ( → Languages and Automata, MSc)
- Formal verification (→ Formal Methods, MSc)

In common: states and transitions



 $M = (S, I, O, f, g, s_0)$ 

Source: SWEBOK

oftware Engineering (VIMIAB04)



#### The Execution of State Machines

- Asynchronously arriving event occurrences
  - Added to the Event pool
  - Processing not necessarily FIFO
- Cyclical operation of the execution:
  - Stable state configuration: waiting
  - Event processing step:
    - Dispatch: selection from pool, processing
    - "run-to-completion" (RTC): processing only one event at a time, it cannot take another event before it was completed
    - Reaching a new stable state configuration



ftsrg

iofilware Engineering (VIMIAB04)

#### Refinement of States (Example)



**AND-refinement** 

**OR-refinement** 

Software Engineering (VIMIAB04)



#### How to Model with State Machines?

- Collect the input events and output actions
- · Start with simple states
  - What are the different operational modes?
- Refine gradually (OR- or AND-refinement)
  - Have an initial state in each region
  - Move the common behaviour to the containing superstate
- Extend the transitions
  - Add effects and other behaviours
  - Resolve the initial non-determinisms, if possible
  - Completeness: are there any state+event pairs without specified behaviour?

Software Engineering (VIMIAB04)



